1. What is the address of the SysTick Handler() function? Verify it (i.e. take a screenshot) in the debug environment.

The address of SysTick Handler () is 0x080003A8.



2. Set up a breakpoint within the SysTick Handler() function. In the debug environment, find out the exception number in the program status register when the program runs to the breakpoint. Explain what this number means.

The program status register has a value of 0x8100000F as shown below



According to the Cortex-M4 user guide bits [31:9] are reserved and bits [8:0] represent the ISR number as shown in the image on the next page. '0x0F' is 15 in decimal which is interpreted as the SysTick exception type number. In the documentation, it says "A SysTick exception is an exception the system timer generates when it reaches zero. Software can also generate a SysTick exception."

## Interrupt Program Status Register

The IPSR contains the exception type number of the current *Interrupt Service Routine* (ISR). See the register summary in Table 2-2 on page 2-3 for its attributes. The bit assignments are:

Table 2-5 IPSR bit assignments

| Bits   | Name       | Function                                     |  |  |
|--------|------------|----------------------------------------------|--|--|
| [31:9] | 1          | Reserved                                     |  |  |
| [8:0]  | ISR_NUMBER | This is the number of the current exception: |  |  |
|        |            | 0 = Thread mode                              |  |  |
|        |            | 1 = Reserved                                 |  |  |
|        |            | 2 = NMI                                      |  |  |
|        |            | 3 = HardFault                                |  |  |
|        |            | 4 = MemManage                                |  |  |
|        |            | 5 = BusFault                                 |  |  |
|        |            | 6 = UsageFault                               |  |  |
|        |            | 7-10 = Reserved                              |  |  |
|        |            | 11 = SVCall                                  |  |  |
|        |            | 12 = Reserved for Debug                      |  |  |
|        |            | 13 = Reserved                                |  |  |
|        |            | 14 = PendSV                                  |  |  |
|        |            | 15 = SysTick                                 |  |  |
|        |            | 16 = IRQ0.                                   |  |  |
|        |            |                                              |  |  |
|        |            | •                                            |  |  |
|        |            | 2                                            |  |  |
|        |            | $n+15 = IRQ(n-1)^a$                          |  |  |

## 3. Cortex-M series supports up to 256 interrupts. What is the interrupt number of SysTick that is defined in CMSIS?

As seen in the table, the interrupt number of SysTick is defined as -1. (Also in STM32I476xx.h)

| Exception number <sup>a</sup> | IRQ<br>number <sup>a</sup> | Exception type  | Priority                  | Vector address<br>or offset <sup>b</sup> | Activation   |
|-------------------------------|----------------------------|-----------------|---------------------------|------------------------------------------|--------------|
| 11                            | -5                         | SVCall          | Configurable <sup>c</sup> | 0x0000002C                               | Synchronous  |
| 12-13                         | -                          | Reserved        | 3                         | -                                        | -            |
| 14                            | -2                         | PendSV          | Configurablec             | 0x00000038                               | Asynchronous |
| 15                            | -1                         | SysTick         | Configurable <sup>c</sup> | 0x0000003C                               | Asynchronous |
| 16                            | 0                          | Interrupt (IRQ) | Configurabled             | 0x00000040 e                             | Asynchronous |

## 4. Does a higher priority value represent a higher urgency?

No, a lower priority value represents a higher urgency. For example, "Reset" has the highest urgency and has a priority value of -3 as shown.

| Exception number <sup>a</sup> | IRQ<br>number <sup>a</sup> | Exception type | Priority        | Vector address<br>or offset <sup>b</sup> | Activation   |
|-------------------------------|----------------------------|----------------|-----------------|------------------------------------------|--------------|
| 1                             | -                          | Reset          | -3, the highest | 0×00000004                               | Asynchronous |

## 5. Suppose a clock of 16 MHz is used to drive the system timer. What is the maximum period between two consecutive SysTick interrupts that we can possibly obtain?

SysTick **Reload is 24 bits** so the max value is  $(2^24 - 1)$  but it counts down to zero so we add one tick so that the largest amount of ticks between two interrupts is **2^24**. A tick happens every clock cycle or every **1/16MHz. Max period** =  $2^24/(16*10^6)$  = **1.048576 seconds**